Maxime Grégoire 260479270

Patrick White 260353491

Final report

ECSE 431
Introduction to VLSI CAD

McGill University December 10<sup>th</sup> 2013

# Contents

| Description of the design                                                                          | 2            |
|----------------------------------------------------------------------------------------------------|--------------|
| PLL design                                                                                         | . 2          |
| DMA engine design                                                                                  | 2            |
| Using the Grab Interface                                                                           |              |
| Modification to VGA module                                                                         |              |
| Using the Line Buffer                                                                              |              |
| -                                                                                                  |              |
| C program and initialization                                                                       |              |
| QSYS component                                                                                     | 5            |
| Processing                                                                                         | 6            |
| Constraint file                                                                                    | 6            |
| Compilation reports                                                                                | 6            |
| Sources of problems                                                                                |              |
| APPENDIX                                                                                           |              |
| AFF LINDIA                                                                                         | . ,          |
|                                                                                                    |              |
| Figure 1 - DMA Engine Block Diagram                                                                | 2            |
| Figure 2 - DMA engine FSM                                                                          |              |
| Figure 3 - DMA engine line FSM                                                                     | 3            |
| Figure 4 - Address map of the QSYS components                                                      | 7            |
| Figure 5 - The connections of the QSYS components                                                  | 7            |
| Figure 6 - When receiving SOF and SOL, the DMA Engine reads a line and writes into the line buffer |              |
| Figure 7 - When receiving SOF signal, the DMA engine reads a line from memory                      |              |
| Figure 8 - When receiving SOL, the DMA engine reads a line from memory                             |              |
| Figure 9 - The DMA engine writes a full frame of 4 lines                                           |              |
| Figure 10 - GFSTART vs DMAFSTART registers                                                         |              |
| Figure 11 - Grab Interface goes active after a snapshot                                            |              |
| Figure 12 - Initialization of the register file by the NIOS II                                     |              |
| Figure 13 - End Of Frame Interrupt                                                                 |              |
| Figure 15 - Setting a snapshot                                                                     |              |
| Figure 16 - VGA Controller toggling read address                                                   |              |
| Figure 17 - Pixel Ramp in VGA Controller                                                           |              |
| Figure 18 - DMA engine and VGA controller using the line buffer                                    |              |
| Figure 19 - Odd field does not seem to work                                                        |              |
| Figure 20 - Analysis & Synthesis Summary                                                           | . 10         |
| Figure 21 - Clocks present in our design                                                           | . 10         |
| Figure 22 - Flow Summary                                                                           |              |
| Figure 23 - Slow Model Maximum Frequency                                                           |              |
| Figure 24 - Slow Model Hold Summary                                                                |              |
| Figure 25 - Slow Model Minimum Pulse Width                                                         |              |
| Figure 26 - Slow Model Recovery Summary                                                            |              |
| Figure 27 - Slow Model Removal Summary                                                             |              |
| Figure 28 - Slow Model Setup Summary                                                               |              |
| TIGUIE 43 - OTICOTISCIALIEU FACIS                                                                  | . <u>1</u> 2 |

### Description of the design

The FPGA is used to display images coming from a standard NTSC signal through the video decoder on a graphic monitor. The image is temporarily stored into memory before being displayed. The grab interface writes the image into memory, the NIOS processes it, and the DMA engine reads it and feeds the VGA controller that displays it. The NIOS also executes the driver code that sequences the acquisition *field by field*. The Qsys system operates at 100MHz.

### PLL design

The altera DE2 board only has 2 clocks, one of 27MHz, which is used for the TV decoder, and one of 50MHz. To generate the 100MHz clock required for the Qsys design, a Phase Locked Loop was implemented based on the 50MHz. The 100MHz clock generated is in phase with the 50MHz clock and has a frequency equivalent to the 50MHz clock multiplied by a factor of 2. Also, the on board SDRAM requires an offset 100MHz clock. This is because there is a physical delay from the Cyclone II FPGA to the actual SDRAM chip. To create this delayed clock, the 50MHz clock was again used and multiplied by a factor of 2. To create the delay required an offset of -3ns was used. Therefore, the clock to the SDRAM goes high 3ns before the other 100MHz clock, which allows it sufficient time to react.

### DMA engine design

The DMA engine we implemented acted as an Avalon Master controller that writes data into a line buffer, as mentioned in the specifications. The engine was designed after the given block diagram.



Figure 1 - DMA Engine Block Diagram

The DMA engine sends burst read requests of 120 bytes to the Avalon Interface (with the address being the SDRAMs address) upon receiving the SOF and SOL signals (see appendix, Figure 6, Figure 7, Figure 8). It can write a full frame into the line buffer (see appendix, Figure 9). Figure 2 demonstrates the FSM used by the DMA engine in fetching an entire frame and writing the frame to the line buffer. Figure 3 demonstrates the FSM used by the DMA engine in fetching a single line from memory and writing that line to the line buffer. Combined, both FSMs make up the entire functionality of the DMA engine. Other functionalities described in the register file list, such as DMA line reversal, were not implemented due to project time constraints.



Figure 3 - DMA engine line FSM Reading from memory Writing to line buffer Wait for line request BURSTCOUNT = 120 Readdata\_valid count = 0 Read address = Current DMA read ad-Read address += 120 Set READEN to 1 Wait for waitrequest to go low If readdata\_valid count != Set READEN to 0 DMALINESIZE (720) Line buffer WRITEN = '1' Write data (31 ... 16) = readdata IF readdata\_valid = '1' Data is written to line buffer Increment readdata valid count by 1 Increment line buffer write address by 1 IF readdata\_valid count % 120 = 0

Note that the code for the "dma\_engine.vhd" code is in the "code.zip" archive, attached to this report.

### Using the Grab Interface

The grab interface used in the design was provided for us. It is programmable to capture variable sized lines and frames from the ADV7181b TV decoder and write them to SDRAM memory. However, the grab interface had to be interfaced properly in the Qsys system (see appendix, Figure 5). Also, the grab interface had to be programmed and controlled properly by the NIOS processor. This can be seen in Figure 14 where the grab interface captures 2 full frames from the ADV7181b decoder model. Because the grab interface only captures even or odd fields of a frame, a full frame is grabbed over the span of two active cycles. For example, with 1440 bytes per line, the grab interface line pitch is set to 2880 bytes. The even field lines of the frame will be grabbed first, and written to memory beginning at address 0 (each subsequent line will be written beginning 1 line pitch further in memory than where the last line begins). The odd field lines will be captured next and will be written into memory beginning at address 1440. Because the line pitch used is twice the actual line size, the odd field lines will be written into the memory gaps that were not filled by the even field lines. This creates a continuous block of memory that contains the entire frames information deinterlaced. The next frame will be written into memory beginning at an address equal to the total number of line per frame multiplied by the line pitch. Due to design decisions, by the time the second frame has been written into memory, the DMA engine has already read the first frame from memory. This can be seen by observing the opposing nature of the GFSTART and DMAFSTART registers in Figure 10. Therefore, the next frame (third frame) will overwrite the first frame and begin at address 0 of the memory.

The grab interface will begin its acquisition of a frames field a short period after it receives a snapshot signal from the register file. This can be seen in Figure 11 where the grab interface goes active and begins writing to memory a clock cycle after the snapshot pending signal drops low.

#### Modification to VGA module

The VGA controller used in the design was a modified version of one that was provided to us. The original VGA controller was a slave in its implementation. In this implementation, the VGA controller is essentially the master of the DMA engine. The modification required to make this possible is for the VGA controller to generate SOF and SOL single clock cycle pulses to indicate to the DMA engine when to fetch and write lines to the line buffer. The SOF signal is generated on a falling edge of the VSyncN signal and indicates that a new frame has begun. The SOL signal is generated on a falling edge of the HSyncN signal and indicates that a new line has begun within the frame. The SOL signal is also used to toggle the upper most bit of the read address sent to the line buffer as seen in Figure 16.

In simulation, the ADV7181b decoder provided a pixel ramp. The output of the VGA controller for this pixel ramp can be seen in Figure 17. The RGB values correspond to the ramped value shifted left by 2 bits.

Other functionalities described in the register file list, such as VGA zoom, were not implemented due to project time constraints.

### Using the Line Buffer

Because of the design decisions made when creating the VGA controller, the line buffer must be used in a very specific way. The VGA controller only uses the top 16 bits of the 32 bit data it receives from the line buffer. Therefore, any data writing into these 32 bits from the DMA engine must only be written into bits 31 down to 16. This can be seen in Figure 3 when the DMA engine is writing data into the line buffer.

The address of data being written to the line buffer from the DMA engine must also not conflict with the current address of the data being read from the VGA controller. This ensures that the VGA controller will always be reading a line that has been completely written to the line buffer, while at the same time, the DMA engine will be writing the next line. This can be seen in Figure 18 where the DMA engine writes to the upper address of the line buffer while the VGA controller is reading from the lower address.

### C program and initialization

For an easy switch between simulation and hardware modes, two set of values have been defined for the initialization of the register file. To change the mode, we simply change the value of the "sim" variable to either "SOFTWARE" or "HARDWARE".

Here is a list of the actions done by the NIOS II:

- 1. It writes the fields of the register file (see appendix, Figure 12)
- 2. It registers the IRQ (interrupt request)
- 3. It enables the DMA engine and writes its parameters
- 4. It sets a snapshot (GSSHT register)

The Interrupt Service Routine occurs when there is an "End Of Frame" (see appendix, Figure 13). It does the following things:

- 1. Resets the SOFISTS and EOFISTS signals (only EOFISTS is actually used)
- 2. Toggle the GMODE from even to odd field or odd to even field
- 3. Updates GFSTART and DMAFSTART registers to a new frame location
- 4. Sets the GSSHT signal to activate the acquisition (see appendix, Figure 15)

The complete code can be found under the name "FPGA.c" in the "code.zip" archive attached to this report.

### **QSYS** component

The address map of the QSYS components is defined on Figure 4 of the appendix.

The connections of the QSYS components are defined on Figure 5 of the appendix.

### **Processing**

Since we were only two students to do this project, we could not get any image processing done in time. However, if we had to implement processing, we would stop grabbing frames, read a chunk from memory, modify it, and write it back into memory. We would have to be careful not to read a whole frame from memory all at once since we do not want to duplicate the memory space already provided by the SDRAM.

#### Constraint file

The full constraint file used to compile our design can be found under the name "Real constraint file.txt" in the "code.zip" archive attached to this report. Two clocks were created: 27 MHz, 50 MHz, while the 100 MHz clock was generated by a PLL. False paths were then set from the 27 MHz clock to the 100 MHz clock and vice versa.

### Compilation reports

The screenshots of the compilation reports can be found in Figure 20 to Figure 29 of the Appendix. Our design used 20% of the logic elements available as well as 56% of the memory bits (see appendix, Figure 22). According to the "slow model", we could have used a maximum frequency of 103.32 MHz for the 100 MHz clock and 148.63 MHz for the 27 MHz clock (see appendix, Figure 23). The hold time of the 27 MHz and 100 MHz clock both have a slack of 0.391 (see appendix, Figure 24) while the 27 MHz has a slack of 30.272 in its setup time and the 100 MHz has a slack of 0.321 (see appendix, Figure 28). Note that we did not get any illegal clocks (see appendix, Figure 29).

## Sources of problems

In the demonstration, we were able to display video from a source, though part of the screen was blurry. Afterwards, we noticed that the grab interface is not writing enough, causing the DMA to read invalid data on odd fields only (see appendix, Figure 19). We were unable to correct this issue.

#### **APPENDIX**

Figure 4 - Address map of the QSYS components

|                                | cpu.data_master           | cpu.instruction_master    | grab_if_0.avalon_master   | dma_engine_0.avalon_master |
|--------------------------------|---------------------------|---------------------------|---------------------------|----------------------------|
| onchip_mem.s1                  | 0x0008_0000 - 0x0008_4fff | 0x0008_0000 - 0x0008_4fff |                           |                            |
| cpu.jtag_debug_module          | 0x0000_8000 - 0x0000_87ff | 0x0000_8000 - 0x0000_87ff |                           |                            |
| jtag_uart.avalon_jtag_slave    | 0x0000_0090 - 0x0000_0097 | 0x0000_0090 - 0x0000_0097 |                           |                            |
| sys_clk_timer.s1               | 0x0000_00a0 - 0x0000_00bf | 0x0000_00a0 - 0x0000_00bf |                           |                            |
| sysid.control_slave            | 0x0000_0080 - 0x0000_0087 | 0x0000_0080 - 0x0000_0087 |                           |                            |
| new_sdram_controller_0.s1      | 0x0080_0000 - 0x00ff_ffff | 0x0080_0000 - 0x00ff_ffff | 0x0080_0000 - 0x00ff_ffff | 0x0080_0000 - 0x00ff_ffff  |
| regfile_final_0.avalon_slave_0 | 0x0000_0000 - 0x0000_007£ | 0x0000_0000 - 0x0000_007£ |                           |                            |

Figure 5 - The connections of the QSYS components



Figure 6 - When receiving SOF and SOL, the DMA Engine reads a line and writes into the line buffer

| toggle_line      |      |     |     |      |   |   |  |      |     | $\Box$ |      |      |      |     |   |   |
|------------------|------|-----|-----|------|---|---|--|------|-----|--------|------|------|------|-----|---|---|
|                  | 000  | 000 | 001 |      |   |   |  |      | 002 |        | )003 |      | (004 | )00 | ) |   |
| ■- write_address |      | 0   |     | 1024 |   |   |  |      | =   | 0      |      | 1024 | ii—0 |     |   |   |
| write_enable     |      |     |     |      |   |   |  |      |     |        |      |      |      |     |   |   |
| VGA              |      |     |     |      |   |   |  |      |     |        |      |      |      |     |   |   |
| ♦ SOF            | 0    |     |     |      |   |   |  |      |     |        |      |      |      |     |   |   |
| ♦ SOL            | 0    |     |     |      |   |   |  |      |     |        |      |      |      |     |   |   |
| 🚣 rden           |      |     |     |      |   |   |  |      |     |        |      |      |      |     |   |   |
|                  | 1676 |     | -   | _    | _ | _ |  | <br> |     |        |      |      | -0   |     |   | = |

Figure 7 - When receiving SOF signal, the DMA engine reads a line from memory

| ■- dadress                           | 00800000 | 00800000 |   |       |        |                 | (008000F0 |      |         | (008 | 001E0       |        |      | (00800) | 00         |       | (     | 0800300   |       |                                                   | )008 | 00480                                                                         |              |             | (008005A0 |
|--------------------------------------|----------|----------|---|-------|--------|-----------------|-----------|------|---------|------|-------------|--------|------|---------|------------|-------|-------|-----------|-------|---------------------------------------------------|------|-------------------------------------------------------------------------------|--------------|-------------|-----------|
|                                      | XXXXX    | _        |   |       |        | <b>****</b> *** |           | **   |         |      | <b>****</b> |        |      |         | <b>₹₩₩</b> | ***   | -{{-} | K-K-+-K-( |       | <del> {                                    </del> | ₩    | $\leftarrow$ $\leftarrow$ $\leftarrow$ $\leftarrow$ $\leftarrow$ $\leftarrow$ | $\leftarrow$ | <del></del> | C880      |
| readdata  readdata_valid  burstcount |          |          | ┸ | תתתחת | וחחחחו | תתתתו           |           | יתחת | ınnnını |      |             | וחחחחו | nnnr |         | hnnnr      | יחחחת | mm.   |           | וחחחח | תתתר                                              |      | יתחחוו                                                                        | חחחח         | תתתה        |           |
|                                      |          | 120      |   |       |        |                 |           |      |         |      |             |        |      |         |            |       |       |           |       |                                                   |      |                                                                               |              |             |           |
|                                      |          |          |   |       |        |                 |           |      |         |      |             |        |      |         |            |       |       |           |       |                                                   |      |                                                                               |              |             |           |
| readen                               |          |          |   |       |        |                 |           |      |         |      |             |        |      |         |            |       |       |           |       |                                                   |      |                                                                               |              |             |           |
| ◆ SOF_final                          | 0        |          |   |       |        |                 |           |      |         |      |             |        |      |         |            |       |       |           |       |                                                   |      |                                                                               |              |             |           |
| ♦ SOL_final                          | 0        |          |   |       |        |                 |           |      |         |      |             |        |      |         |            |       |       |           |       |                                                   |      |                                                                               |              |             |           |





Figure 9 - The DMA engine writes a full frame of 4 lines



Figure 10 - GFSTART vs DMAFSTART registers

|                       | 12960 | 12960 | )0    |  | 1440 |  |  | 11520 |  | 12960 |  |  |       |
|-----------------------|-------|-------|-------|--|------|--|--|-------|--|-------|--|--|-------|
| <b>■</b> -♦ DMAFSTART |       | 0     | 11520 |  |      |  |  | )0    |  |       |  |  | 11520 |

Figure 11 - Grab Interface goes active after a snapshot













Figure 17 - Pixel Ramp in VGA Controller

| rdaddress                 |     |     |     |       |        |     |     |          |       |     |        |       |         |      |       |         |      |     |        |        |     |     |     |        |        |     |         |        | 34 135   |             |
|---------------------------|-----|-----|-----|-------|--------|-----|-----|----------|-------|-----|--------|-------|---------|------|-------|---------|------|-----|--------|--------|-----|-----|-----|--------|--------|-----|---------|--------|----------|-------------|
| <b>⊞</b> -∕ <b>\$</b> red |     |     |     |       |        |     |     |          |       |     |        |       |         |      |       |         |      |     |        |        |     |     |     |        |        |     |         |        | 088 080  |             |
| <b>■</b> -♦ green         |     |     |     |       |        |     |     |          |       |     |        |       |         |      |       |         |      |     |        |        |     |     |     |        |        |     |         |        | )088 )08 |             |
| <b>□</b> -                | 0A0 | 000 | 004 | 008 ( | 0C)010 | 014 | 018 | (01C)(02 | 0 024 | 028 | 02C )0 | 30 (0 | 134)038 | )03C | 040 [ | 044)048 | )04C | 050 | 54 )05 | 8 )05C | 060 | 064 | 068 | 06C 07 | 0 )074 | 078 | )7C )08 | 0 )084 | 088 086  | <b>_)</b> ( |

Figure 18 - DMA engine and VGA controller using the line buffer

|               |      | 1024 |   | <del></del> | <br>€— | $-\leftarrow$ |   |   |       |      |      |  |      |
|---------------|------|------|---|-------------|--------|---------------|---|---|-------|------|------|--|------|
|               |      |      |   |             |        |               |   |   |       |      |      |  |      |
| VGA           |      |      |   |             |        |               |   |   |       |      |      |  |      |
| 📤 rden        |      |      |   |             |        |               |   |   |       |      |      |  |      |
| + 💠 rdaddress | 1024 | (    | ) |             |        |               | = | = | <br>_ | <br> | <br> |  | 1024 |

Figure 19 - Odd field does not seem to work



Figure 20 - Analysis & Synthesis Summary

| rigure 20 - Ariai                  | iysis & Synthesis Sunninary                 |
|------------------------------------|---------------------------------------------|
| Analysis & Synthesis Summary       |                                             |
| Analysis & Synthesis Status        | Successful - Sat Dec 07 22:19:23 2013       |
| Quartus II 64-Bit Version          | 13.0.0 Build 156 04/24/2013 SJ Full Version |
| Revision Name                      | DE2_BaseProject                             |
| Top-level Entity Name              | DE2_TOP                                     |
| Family                             | Cyclone II                                  |
| Total logic elements               | 7,115                                       |
| Total combinational functions      | 5,302                                       |
| Dedicated logic registers          | 4,316                                       |
| Total registers                    | 4316                                        |
| Total pins                         | 425                                         |
| Total virtual pins                 | 0                                           |
| Total memory bits                  | 272,704                                     |
| Embedded Multiplier 9-bit elements | 8                                           |
| Total PLLs                         | 1                                           |
|                                    |                                             |

Figure 21 - Clocks present in our design

| Cl | ocks                |           |         |           |       |        |           |           |             |       |        |           |            |          |          |          |                                      |
|----|---------------------|-----------|---------|-----------|-------|--------|-----------|-----------|-------------|-------|--------|-----------|------------|----------|----------|----------|--------------------------------------|
|    | Clock Name          | Type      | Period  | Frequency | Rise  | Fall   | Duty Cyde | Divide by | Multiply by | Phase | Offset | Edge List | Edge Shift | Inverted | Master   | Source   | Targets                              |
| 1  | altera_reserved_tck | Base      | 100.000 | 10.0 MHz  | 0.000 | 50.000 |           |           |             |       |        |           |            |          |          |          | { altera_reserved_tck }              |
| 2  | dodk27              | Base      | 37.000  | 27.03 MHz | 0.000 | 18.500 |           |           |             |       |        |           |            |          |          |          | {CLOCK_27}                           |
| 3  | dock100             | Generated | 10.000  | 100.0 MHz | 0.000 | 5.000  |           | 1         | 2           |       |        |           |            | false    | CLOCK_50 | CLOCK_50 | { xpll altpll_component pll clk[0] } |
| 4  | CLOCK 50            | Base      | 20,000  | 50.0 MHz  | 0.000 | 10.000 |           |           |             |       |        |           |            |          |          |          | {CLOCK 50}                           |

Figure 22 - Flow Summary

| Successful - Sat Dec 07 22:20:33 2013       |
|---------------------------------------------|
| 13.0.0 Build 156 04/24/2013 SJ Full Version |
| DE2_BaseProject                             |
| DE2_TOP                                     |
| Cyclone II                                  |
| EP2C35F672C6                                |
| Final                                       |
| 6,569 / 33,216 ( 20 % )                     |
| 5,310 / 33,216 ( 16 % )                     |
| 4,234 / 33,216 ( 13 % )                     |
| 4302                                        |
| 425 / 475 ( 89 % )                          |
| 0                                           |
| 272,704 / 483,840 ( 56 % )                  |
| 8 / 70 ( 11 % )                             |
| 1/4(25%)                                    |
|                                             |

Figure 23 - Slow Model Maximum Frequency

| Slo | w Model Fmax | Summary         |            |      |
|-----|--------------|-----------------|------------|------|
|     | Fmax         | Restricted Fmax | Clock Name | Note |
| 1   | 103.32 MHz   | 103.32 MHz      | clock100   |      |
| 2   | 148.63 MHz   | 148.63 MHz      | clock27    |      |

Figure 24 - Slow Model Hold Summary

| Slo | w Model Ho | ld Summa | ary           |
|-----|------------|----------|---------------|
|     | Clock      | Slack    | End Point TNS |
| 1   | clock 100  | 0.391    | 0.000         |
| 2   | clock27    | 0.391    | 0.000         |

Figure 25 - Slow Model Minimum Pulse Width

| Slow Model Minimum Pulse Width Summary |                       |        |               |
|----------------------------------------|-----------------------|--------|---------------|
|                                        | Clock Slack End Point |        | End Point TNS |
| 1                                      | clock100              | 2.873  | 0.000         |
| 2                                      | CLOCK_50              | 10.000 | 0.000         |
| 3                                      | clock27               | 16.120 | 0.000         |
| 4                                      | altera_reserved_tck   | 97.778 | 0.000         |

Figure 26 - Slow Model Recovery Summary

| Slow Model Recovery Summary |           |       |               |
|-----------------------------|-----------|-------|---------------|
|                             | Clock     | Slack | End Point TNS |
| 1                           | clock 100 | 2.209 | 0.000         |

Figure 27 - Slow Model Removal Summary

| Slo | Slow Model Removal Summary |       |               |  |
|-----|----------------------------|-------|---------------|--|
|     | Clock                      | Slack | End Point TNS |  |
| 1   | clock 100                  | 2.559 | 0.000         |  |

Figure 28 - Slow Model Setup Summary

| Slow Model Setup Summary |          |        |               |
|--------------------------|----------|--------|---------------|
|                          | Clock    | Slack  | End Point TNS |
| 1                        | clock100 | 0.321  | 0.000         |
| 2                        | dock27   | 30.272 | 0.000         |

Figure 29 - Unconstrained Paths

| Unconstrained Paths |                                 |       |      |
|---------------------|---------------------------------|-------|------|
|                     | Property                        | Setup | Hold |
| 1                   | Illegal Clocks                  | 0     | 0    |
| 2                   | Unconstrained Clocks            | 0     | 0    |
| 3                   | Unconstrained Input Ports       | 12    | 12   |
| 4                   | Unconstrained Input Port Paths  | 124   | 124  |
| 5                   | Unconstrained Output Ports      | 34    | 34   |
| 6                   | Unconstrained Output Port Paths | 59    | 59   |